发明名称 Data bus inversion using spare error correction bits
摘要 In a memory system, a spare error correction bit is produced by processing data to be stored in sufficiently large chunks that the number of error correction bits required to protect each chunk are fewer than the available error correction signal lines on a memory bus and storage device. The spare bit is then used for an inversion bit in a parallel data bus inversion scheme, wherein data is selectively inverted to minimize bus switching. The transmission of data and error correction bits are spread over multiple phases, wherein parallel data bus inversion is applied to each phase. Alternatively, the transmission of data and error correction bits may be transmitted and stored in a single transaction. In either case, the spare bit is transmitted on a conventional memory bus and stored in a conventional memory module along with data and error correction bits.
申请公布号 US8677211(B2) 申请公布日期 2014.03.18
申请号 US20100977420 申请日期 2010.12.23
申请人 BANDHOLZ JUSTIN P.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BANDHOLZ JUSTIN P.
分类号 G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址