发明名称 LOW-POWER, LOW-LATENCY POWER-GATE APPARATUS AND METHOD
摘要 A low-power, low-latency power-gate (LPLLPG) circuit is used to shut off or otherwise reduce power that is provided to electronic component(s), such as in a sleep or standby mode. ON-rush current is controlled by sizing at least one transistor in the power-gate circuit, and power consumption of the power-gate circuit in both standby state and active state is reduced by not using additional delay elements. Ramping up a gated voltage supply with low ON-rush current is performed by applying/using logic rather than delay signals. This logic does not turn ON transistors in the power-gate circuit until the gated voltage supply has ramped up close to a level of an ungated voltage supply. By not using additional delay cells, faster turn OFF of the gated voltage supply is obtained.
申请公布号 KR20140027422(A) 申请公布日期 2014.03.06
申请号 KR20137034810 申请日期 2012.06.01
申请人 INTEL CORP. 发明人 PAUL SUGANTH;WONG JHONNY ANTHONIO
分类号 H03K17/08;H03K5/13 主分类号 H03K17/08
代理机构 代理人
主权项
地址