发明名称 ERROR RECOVERY CIRCUIT FACING CPU ASSEMBLY LINE
摘要 Disclosed is an error recovery circuit facing a CPU assembly line, comprising: on-chip monitoring circuits (1), an error signal statistics module (2), a voltage frequency control module (3), an error recovery control module (4), an in-situ error recovery module (5) and an upper-layer error recovery module (6), wherein each of the on-chip monitoring circuits (1) is integrated at the end of each stage of assembly lines of the previous N-1 stages of assembly lines of a CPU kernel with an N-stage assembly line structure, so as to monitor the time sequence information about each clock period of an operating circuit, wherein N is a positive integer which is greater than or equal to 3 and less than 20. The present invention provides the on-line time sequence monitoring on the CPU kernel with N stages of assembly lines to search for the lowest possible operating voltage of the circuit, and to reduce the margin of the operating voltage reserved for the circuit in the design stage, thereby significantly reducing the power consumption of the circuit and improving the energy efficiency of the circuit.
申请公布号 WO2014032610(A1) 申请公布日期 2014.03.06
申请号 WO2013CN82643 申请日期 2013.08.30
申请人 SOUTHEAST UNIVERSITY 发明人 SHAN, WEIWEI;TIAN, CHAOXUAN;ZHU, XIAO;GUO, YINTAO;MAO, JINLIANG;JIN, HAIKUN;SUN, HUAFANG
分类号 G06F11/16 主分类号 G06F11/16
代理机构 代理人
主权项
地址