发明名称 IC coding speech into primary and secondary stages of packets
摘要 An IC processor circuit has an interface for a microphone and a packet switched network. A memory holds bits for converting audible speech from the microphone into digital data in each of successive frames. For each frame the converting includes forming LPC data, LTP lag data, parity check data, adaptive and fixed codebook gain data, and fixed codebook pulse data. The digital data representing the audible speech for the frames is placed into sequential packets, with each packet having a primary stage and a secondary stage. The placing includes arranging data from a first frame of speech in the primary stage of a first packet and arranging data from the first frame of speech in the secondary stage of a second packet, which follows the first packet. The data in the secondary stage includes only LPC data, LTP lag data, parity check data, and adaptive and fixed codebook gain data.
申请公布号 US8666735(B2) 申请公布日期 2014.03.04
申请号 US201313889960 申请日期 2013.05.08
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 ANANDAKUMAR KRISHNASAMY;VISWANATHAN VISHU;MCCREE ALAN V.
分类号 G10L19/12;H04J3/24;H04L1/00;H04L29/06 主分类号 G10L19/12
代理机构 代理人
主权项
地址