发明名称 System to generate a predetermined fractional period time delay
摘要 Embodiments of the disclosure relate to an all-digital technique for generating an accurate delay irrespective of the inaccuracies of a controllable delay line. A sub-sampling technique based delay measurement unit capable of measuring delays accurately for the full period range is used as the feedback element to build accurate fractional period delays based on input digital control bits. The delay generation system periodically measures and corrects the error and maintains it at the minimum value without requiring any special calibration phase. A significant improvement in accuracy is obtained for a commercial programmable delay generator chip. The time-precision trade-off feature of the delay measurement unit is utilized to reduce the locking time. Loop dynamics are adjusted to stabilize the delay after the minimum error is achieved, thus avoiding additional jitter.
申请公布号 US8664994(B1) 申请公布日期 2014.03.04
申请号 US201313790002 申请日期 2013.03.08
申请人 DEPARTMENT OF ELECTRONICS AND INFORMATION TECHNOLOGY;INDIAN INSTITUTE OF SCIENCE 发明人 AMRUTUR BHARADWAJ;DAS PRATAP KUMAR
分类号 H03H11/26 主分类号 H03H11/26
代理机构 代理人
主权项
地址