发明名称 DOMAIN CROSSING CIRCUIT OF SEMICONDUCTOR APPARATUS
摘要 A domain crossing circuit of a semiconductor apparatus includes a delay-locked loop block configured to generate a delay-locked loop clock signal in response to a clock signal and a clock enable signal; a clock enable block configured to generate the clock enable signal in response to the clock signal and a read command signal; and a command pass block configured to perform primary latency control according to the clock signal and secondary latency control according to the delay-locked loop clock signal, for the read command signal generated in response to a strobe signal, and generate a latency signal.
申请公布号 US2014055183(A1) 申请公布日期 2014.02.27
申请号 US201313757248 申请日期 2013.02.01
申请人 SK HYNIX INC. 发明人 JUNG JONG HO
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址