发明名称 SEMICONDUCTOR DEVICE HAVING HIERARCHICALLY STRUCTURED BIT LINES
摘要 Disclosed herein is a device includes first and second memory mats. The first memory mat includes first and defective memory cells and first local bit lines coupled to a first global bit line. Each of the first local bit lines is coupled to associated ones of the first memory cells, one of the first local bit lines is further coupled to the defective memory cell. The second memory mat includes second and redundant memory cells and second local bit lines coupled to a second global bit line. Each of the second local bit lines is coupled to associated ones of the second memory cells, one of the second local bit lines is further coupled to the redundant memory cell. The device further includes a control circuit accessing the redundant memory cell when the access address information coincides with the defective address information that designates the defective memory cell.
申请公布号 US2014050004(A1) 申请公布日期 2014.02.20
申请号 US201313964782 申请日期 2013.08.12
申请人 ELPIDA MEMORY, INC. 发明人 MOCHIDA NORIAKI
分类号 G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址