发明名称 Apparatus with general numeric backtracking algorithm for solving satisfiability problems to verify functionality of circuits and software
摘要 In one embodiment of the invention, a design verifier is disclosed including a model extractor and a bounded model checker having an arithmetic satisfiability solver. The arithmetic satisfiability solver searches for a solution in the form of a numeric assignment of numbers to variables that satisfies each and every one of the one or more numeric formulas. Conflict in the search, results in the deduction of one or more new numeric formulas that serve to guide the search toward a solution. If the search finds a numeric assignment that satisfies each and every one of the one or more numeric formulas, it indicates that a functional property of the system is violated.
申请公布号 US8656330(B1) 申请公布日期 2014.02.18
申请号 US20100970851 申请日期 2010.12.16
申请人 KUEHLMANN ANDREAS;MCMILLAN KENNETH L.;SAGIV SHMUEL;CADENCE DESIGN SYSTEMS, INC. 发明人 KUEHLMANN ANDREAS;MCMILLAN KENNETH L.;SAGIV SHMUEL
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址