发明名称 Gate Recessed FDSOI Transistor with Sandwich of Active and Etch Control Layers
摘要 The structure and the fabrication methods herein implement a fully depleted, recessed gate silicon-on-insulator (SOI) transistor with reduced access resistance, reduced on-current variability, and strain-increased performance. This transistor is based on an SOI substrate that has an epitaxially grown sandwich of SiGe and Si layers that are incorporated in the sources and drains of the transistors. Assuming a metal gate last complementary metal-oxide semiconductor (CMOS) technology and using the sidewall spacers as a hard mask, a recess under the sacrificial gate reaching all the way through the SiGe layer is created, and the high-K gate stack and metal gate are formed within that recess. The remaining Si region, having a precisely controlled thickness, is the fully depleted channel.
申请公布号 US2014027818(A1) 申请公布日期 2014.01.30
申请号 US201313950868 申请日期 2013.07.25
申请人 GOLD STANDARD SIMULATIONS LTD. 发明人 ASENOV ASEN
分类号 H01L29/78;H01L29/66 主分类号 H01L29/78
代理机构 代理人
主权项
地址