发明名称 Memory efficient LDPC decoding methods and apparatus
摘要 Methods and apparatus for implementing memory efficient LDPC decodes are described. In accordance with the invention message information is stored in a compressed state for check node processing operations. The state for a check node is fully updated and then subject to an extraction process to generate check node to variable node messages. The signs of messages received from variable nodes may be stored by the check node processor module of the invention for use in message extraction. The check node processor can process messages in variable node order thereby allowing the variable node processor and check node processor to operate on messages in the same order reducing or eliminating the need to buffer and/or reorder messages passed between check nodes and variable nodes. Graph structures which allow check node processing on one graph iteration to proceed before the previous graph iteration has been completed are also described. Constraining the graph to allow a particular type of partition allows the subsequent iterations to overlap in time and one can effectively reduce and/or eliminate the penalty due to the pipeline delay.
申请公布号 EP2683086(A3) 申请公布日期 2014.01.22
申请号 EP20130020082 申请日期 2005.08.01
申请人 QUALCOMM INCORPORATED 发明人 RICHARDSON, TOM;NOVICHKOV, VLADIMIR
分类号 H03M13/11 主分类号 H03M13/11
代理机构 代理人
主权项
地址