发明名称 OPTIMIZED BUFFER PLACEMENT BASED ON TIMING AND CAPACITANCE ASSERTIONS
摘要 Optimized buffer placement is provided based on timing and capacitance assertions in a functional chip unit including a single source and multiple macros, each having a sink. Placement of the source and macros with the sinks is pre-designed and buffers are placed in branches connecting the source with the multiple sinks. An estimated slack is calculated for each branch, the branches are arranged according to the calculated slack, decoupling buffers are inserted in all branches except the most critical branch(es), the most critical branch(es) are globally routed and slew conditions are fixed within this branch, and at least one next branch is globally routed and slew conditions are fixed therein.
申请公布号 US2014019665(A1) 申请公布日期 2014.01.16
申请号 US201314034660 申请日期 2013.09.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DAELLENBACH LUKAS;GAUGLER ELMAR;RICHTER RALF
分类号 G06F13/40 主分类号 G06F13/40
代理机构 代理人
主权项
地址