发明名称 Printed material constrained by well structures and devices including same
摘要 A first patterned contact layer, for example a gate electrode, is formed over an insulative substrate. Insulating and functional layers are formed at least over the first patterned contact layer. A second patterned contact layer, for example source/drain electrodes, is formed over the functional layer. Insulative material is then selectively deposited over at least a portion of the second patterned contact layer to form first and second wall structures such that at least a portion of the second patterned contact layer is exposed, the first and second wall structures defining a well therebetween. Electrically conductive or semiconductive material is deposited within the well, for example by jet-printing, such that the first and second wall structures confine the conductive or semiconductive material and prevent spreading and electrical shorting to adjacent devices. The conductive or semiconductive material is in electrical contact with the exposed portion of the second patterned contact layer to form, e.g., an operative transistor.
申请公布号 US8624304(B2) 申请公布日期 2014.01.07
申请号 US201213473463 申请日期 2012.05.16
申请人 DANIEL JURGEN H.;ARIAS ANA CLAUDIA;PALO ALTO RESEARCH CENTER INCORPORATED 发明人 DANIEL JURGEN H.;ARIAS ANA CLAUDIA
分类号 H01L21/68;G02F1/133 主分类号 H01L21/68
代理机构 代理人
主权项
地址