发明名称 Semiconductor device and multi-layered wiring substrate
摘要 There is provided a semiconductor device in which a wiring inductance of a DC/DC converter formed on a multi-layered wiring substrate can be reduced and the characteristics can be improved. In the semiconductor device, in an input-side capacitor, one capacitor electrode is electrically connected to a power-supply pattern between a control power MOSFET and a synchronous power MOSFET, and the other capacitor electrode is electrically connected to a ground pattern therebetween. The multi-layered wiring substrate includes: a via conductor arranged at a position of the one capacitor electrode for electrically connecting among a plurality of power-supply patterns in a thickness direction; and a via conductor arranged at a position of the other capacitor electrode for electrically connecting among a plurality of ground patterns in a thickness direction.
申请公布号 US8618632(B2) 申请公布日期 2013.12.31
申请号 US201113041778 申请日期 2011.03.07
申请人 KAWASHIMA TETSUYA;HASHIMOTO TAKAYUKI;RENESAS ELECTRONICS CORPORATION 发明人 KAWASHIMA TETSUYA;HASHIMOTO TAKAYUKI
分类号 H01L23/52;H05K1/14 主分类号 H01L23/52
代理机构 代理人
主权项
地址