发明名称 Trench FET with Source Recess Etch
摘要 A high voltage vertical field effect transistor device (101) is fabricated in a substrate (102, 104) using angled implantations (116, 120) into trench sidewalls formed above recessed gate poly layers (114) to form self-aligned N+ regions (123) adjacent to the trenches and along an upper region of an elevated substrate. With a trench fill insulator layer (124) formed over the recessed gate poly layers (114), self-aligned P+ body contact regions (128) are implanted into the elevated substrate without counter-doping the self-aligned N+ regions (123), and a subsequent recess etch removes the elevated substrate, leaving self-aligned N+ source regions (135-142) and P+ body contact regions (130-134).
申请公布号 US2013344667(A1) 申请公布日期 2013.12.26
申请号 US201213528375 申请日期 2012.06.20
申请人 QIN GANMING;DE FRESART EDOUARD D.;WANG PEILIN;KU PON S. 发明人 QIN GANMING;DE FRESART EDOUARD D.;WANG PEILIN;KU PON S.
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址