发明名称
摘要 A processor including logic to execute an instruction to synchronize a mapping from a physical address of a guest of a virtualization based system (guest physical address) to a physical address of the host of the virtualization based system (host physical address), and stored in a translation lookaside buffer (TLB), with a corresponding mapping stored in an extended paging table (EPT) of the virtualization based system.
申请公布号 JP5379203(B2) 申请公布日期 2013.12.25
申请号 JP20110222052 申请日期 2011.10.06
申请人 发明人
分类号 G06F12/10 主分类号 G06F12/10
代理机构 代理人
主权项
地址