发明名称 Sub-instruction repeats for algorithmic pattern generators
摘要 An integrated circuit tester is described that utilizes methods of programming parallel coupled Algorithmic Pattern Generators (APGs) to generate test vector sequences and part commands with sub-instruction repeats. This enables simpler test programming and ease of test conversion to new part speed grades, steppings, or part designs. In one embodiment, a sub-instruction repeat is utilized to enable adjustment of the timing of test vector sequences and part commands sent to an integrated circuit device under test (DUT) so that the test can be adjusted for new part speed grades and/or steppings. In another embodiment, a sub-instruction repeats are utilized to enable adjustment of the timing of a memory device inputs, memory commands and test vector sequences so that the test can be adjusted for new memory device speed grades.
申请公布号 US8607111(B2) 申请公布日期 2013.12.10
申请号 US20060513087 申请日期 2006.08.30
申请人 RASMUSSEN PHILLIP;SNODGRASS CHARLES;MICRON TECHNOLOGY, INC. 发明人 RASMUSSEN PHILLIP;SNODGRASS CHARLES
分类号 G01R31/28;G06F11/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址