发明名称 High productivity combinatorial workflow for post gate etch clean development
摘要 Combinatorial workflow is provided for evaluating cleaning processes after forming a gate structure of transistor devices, to provide optimized process conditions for gate stack formation, including metal gate stack using high-k dielectrics. NMOS and PMOS transistor devices are combinatorially fabricated on multiple regions of a substrate, with each region exposed to a different cleaning chemical and process. The transistor devices are then characterized, and the data are compared to categorize the potential damages of different cleaning chemicals and processes. Optimized chemicals and processes can be obtained to satisfy desired device requirements.
申请公布号 US8603837(B1) 申请公布日期 2013.12.10
申请号 US201213562564 申请日期 2012.07.31
申请人 FOSTER JOHN;INTERMOLECULAR, INC. 发明人 FOSTER JOHN
分类号 H01L21/66;C23F1/00;H01L21/302;H01L21/461 主分类号 H01L21/66
代理机构 代理人
主权项
地址