发明名称 Method for fabricating super-junction power device with reduced miller capacitance
摘要 A method for fabricating a super-junction semiconductor power device with reduced Miller capacitance includes the following steps. An N-type substrate is provided and a P-type epitaxial layer is formed on the N-type substrate. At least a trench is formed in the P-type epitaxial layer followed by forming a buffer layer on interior surface in the trench. An N-type dopant layer is filled into the trench and then the N-type dopant layer is etched to form a recessed structure at an upper portion of the trench. A gate oxide layer is formed, and simultaneously, dopants in the N-type dopant layer diffuse into the P-type epitaxial layer, forming an N-type diffusion layer. Finally, a gate conductor is filled into the recessed structure and an N-type source doped region is formed around the gate conductor in the P-type epitaxial layer.
申请公布号 US8603879(B2) 申请公布日期 2013.12.10
申请号 US201313894443 申请日期 2013.05.15
申请人 ANPEC ELECTRONICS CORPORATION 发明人 LIN YUNG-FA;HSU SHOU-YI;WU MENG-WEI;SHIH YI-CHUN
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址