发明名称 Decimal floating-point adder with leading zero anticipation
摘要 A decimal floating-point (DFP) adder includes a decimal leading-zero anticipator (LZA). The DFP adder receives DFP operands. Each operand includes a significand, an exponent, a sign bit and a leading zero count for the significand. The DFP adder adds or subtracts the DFP operands to obtain a DFP result. The LZA determines the leading zero count associated with the significand of the DFP result. The LZA operates at least partially in parallel with circuitry (in the DFP adder) that computes the DFP result. The LZA does not wait for that circuitry to finish computation of the DFP result. Instead it "anticipates" the number of leading zeros that the result's significand will contain.
申请公布号 US8601047(B2) 申请公布日期 2013.12.03
申请号 US201313916850 申请日期 2013.06.13
申请人 ADVANCED MICRO DEVICES, INC.;ADVANCED MICRO DEVICES 发明人 WANG LIANG-KAI
分类号 G06F7/42;G06F7/00 主分类号 G06F7/42
代理机构 代理人
主权项
地址