发明名称 Integrated circuit having high pattern regularity
摘要 The invention provides a reduced complexity layout style based on applying a limited set of changes to an underlying repeated base template. With the templates properly defined in accordance with the characteristic features disclosed, the invention enables efficient implementation of logic circuitry, with a dramatic reduction in the pattern complexity (or number of unique layout patterns at each mask level) for realistically sized designs. This reduction in pattern complexity that the invention provides is particularly important for advanced and emerging semiconductor processes, because it enables effective use of SMO and full-chip mask optimization.
申请公布号 US8587341(B1) 申请公布日期 2013.11.19
申请号 US201113215834 申请日期 2011.08.23
申请人 JHAVERI TEJAS;PDF SOLUTIONS, INC. 发明人 JHAVERI TEJAS
分类号 H03K19/00 主分类号 H03K19/00
代理机构 代理人
主权项
地址