发明名称 Circuit And Method For Simultaneously Measuring Multiple Changes In Delay
摘要 A circuit and method provide built-in measurement of delay changes in integrated circuit paths. The circuit includes a digital shift register to access multiple paths, and may be implemented in digital boundary scan to test I/O pin delays. Synchronous to a first frequency, the circuit applies an alternating signal to the paths and samples the paths' output logic values synchronous with a second frequency that is asynchronous and coherent to the first clock frequency. The shift register conveys the samples to a modulo counter that counts the number of samples between consecutive rising or consecutive falling edges in the signal samples from a selected path. Between the two edges, the path or a path characteristic is changed, and the resulting modulo count after the second edge is proportional to the change in delay. The circuit can compare the count, or the difference between counts, to test limits.
申请公布号 US2013305111(A1) 申请公布日期 2013.11.14
申请号 US201313941796 申请日期 2013.07.15
申请人 MENTOR GRAPHICS CORPORATION 发明人 SUNTER STEPHEN KENNETH
分类号 G01R31/3177 主分类号 G01R31/3177
代理机构 代理人
主权项
地址