发明名称 METHOD AND SYSTEM FOR HIGH SPEED AND LOW MEMORY FOOTPRINT STATIC TIMING ANALYSIS
摘要 The invention provides a method and system for performing Static Timing Analysis on SoC (System on a Chip) designs. The invention solves a longstanding problem with timing analysis of designs, namely, the ability to multi-thread the design under analysis. The invention provides for slicing a design into levels, further decomposing each level into gates, and the multi-threaded processing of gates so that the solution of large design analysis is generated significantly faster than current approaches. Further, the invention provides that only one level exists in the RAM at any time. Once the arrival time on the level is computed, the data is saved to disk immediately. Because the memory footprint is sub-linear to the size of the design, entire system-on-a chip designs may be run on inexpensive, off-the-shelf hardware.
申请公布号 US2013298098(A1) 申请公布日期 2013.11.07
申请号 US201313933934 申请日期 2013.07.02
申请人 SYNOPSYS, INC. 发明人 MAOR GUY;CHANG CHIN-WEI JIM;KUKIMOTO YUJI;LI HAOBIN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址