发明名称 Delta-slack propagation for circuit optimization
摘要 Systems and techniques for optimizing a circuit design are described. When a selected gate is transformed during optimization, it causes a slack value at a pin of the transformed gate to change. The change in the slack value, called the delta-slack, is then propagated through a transitive fanin cone and a transitive fanout cone of the transformed gate to compute the new slack values at all the affected pins of the design. Some embodiments update slack values without propagating arrival and required times, and also without repeatedly evaluating timing arcs to compute gate delays. The updated slack values can be used to compute timing metrics. The timing metrics can be used to decide whether or not to commit the gate transformation to the circuit design.
申请公布号 US8578321(B2) 申请公布日期 2013.11.05
申请号 US201213482855 申请日期 2012.05.29
申请人 IYER MAHESH A.;WALKER ROBERT L.;SYNOPSYS, INC. 发明人 IYER MAHESH A.;WALKER ROBERT L.
分类号 G06F17/50;G06F9/455 主分类号 G06F17/50
代理机构 代理人
主权项
地址
您可能感兴趣的专利