发明名称 Electronic component protection power supply clamp circuit
摘要 Electronic component protection power supply clamp circuits comprising a plurality of p-type channel metal-oxide-semiconductor (PMOS) and n-type channel metal-oxide-semiconductor (NMOS) transistors are described. These clamp circuits use a feedback latching circuit to retain an electrostatic discharge (ESD)-triggered state and efficiently conduct ESD current that has been diverted into the power supply, in order to dissipate ESD energy. The feedback latching circuit also maintains a clamp transistor in its off state if the clamp circuit powers up untriggered, thus enhancing the clamp circuit's immunity to noise during normal operation. Passive resistance initialization of key nodes to an untriggered state, as well as passive resistance gate input loading of a large ESD clamping transistor, further enhances the clamp circuit's immunity to false triggering. This also lengthens the time that the clamp circuit remains in the ESD-triggered state during human body model (HBM) or other long duration detected ESD events.
申请公布号 US8570090(B2) 申请公布日期 2013.10.29
申请号 US201313774690 申请日期 2013.02.22
申请人 ADVANCED MICRO DEVICES, INC. 发明人 GIST, III WILLIAM B.;ANDERSON WARREN
分类号 H03K5/08 主分类号 H03K5/08
代理机构 代理人
主权项
地址