发明名称 Optimized buffer placement based on timing and capacitance assertions
摘要 A method is provided for optimized buffer placement based on timing and capacitance assertions in a functional chip unit including a single source and multiple macros, each having a sink. Placement of the source and macros with the sinks is pre-designed and buffers are placed in branches connecting the source with the multiple sinks. The method includes: calculating an estimated slack for each branch based on cycle reach, calculating a minimum slack for each branch, arranging branches according to the calculated slack to evaluate at least one most critical branch, inserting decoupling buffers in all branches except the most critical branch(es) and placing decoupling buffers close to the source, globally routing the most critical branch(es) and fixing slew conditions within this branch, globally routing at least one subsequent branch as arranged according to the calculated slack and fixing slew conditions within this branch(es), and routing all remaining branches.
申请公布号 US8566774(B2) 申请公布日期 2013.10.22
申请号 US201113293351 申请日期 2011.11.10
申请人 DAELLENBACH LUKAS;GAUGLER ELMAR;RICHTER RALF;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DAELLENBACH LUKAS;GAUGLER ELMAR;RICHTER RALF
分类号 G06F9/455;G06F17/50 主分类号 G06F9/455
代理机构 代理人
主权项
地址