发明名称 LOW-POWER HIGHLY-ACCURATE PASSIVE MULTIPHASE CLOCK GENERATION SCHEME BY USING POLYPHASE FILTERS
摘要 Exemplary embodiments of the present invention relate to a low-power highly-accurate passive multiphase clock generation scheme by using polyphase filters. An exemplary embodiment of the present invention may be low power phase-rotator-based 25 GB/s CDR architecture in case that half-rate reference clock is provided. It may be suitable for multi-lane scheme and incorporate phase interpolator with improved phase accuracy to make Nyquist-sampling clock phase. To improve the phase accuracy, poly phase filter may be used for converting 4-phase to 8-phase and interpolate adjacent 45 degree different phases. The linearity of phase rotator may be improved by proposed harmonic rejection poly phase filter (HRPPF) using the characteristic of notch filter response.
申请公布号 US2013266103(A1) 申请公布日期 2013.10.10
申请号 US201313833407 申请日期 2013.03.15
申请人 TECHNOLOGY KOREA ADVANCED INSTITUTE OF SCIENCE AND;TERASQUARE CO., LTD.;KOREA ADVANCED INSTITUTE OF SCIENCE AND TECHNOLOGY 发明人 BAE HYEON MIN;WON HYO SUP;LEE JOON YOUNG;PARK JIN HO;KIM TAE HO
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址