发明名称 Semiconductor device and a method of manufacturing the same
摘要 A technique which improves the reliability in coupling between a bump electrode of a semiconductor chip and wiring of a mounting substrate, more particularly a technique which guarantees the flatness of a bump electrode even when wiring lies in a top wiring layer under the bump electrode, thereby improving the reliability in coupling between the bump electrode and the wiring formed on a glass substrate. Wiring, comprised of a power line or signal line, and a dummy pattern are formed in a top wiring layer beneath a non-overlap region of a bump electrode. The dummy pattern is located to fill the space between wirings to reduce irregularities caused by the wirings and space in the top wiring layer. A surface protection film formed to cover the top wiring layer is flattened by CMP.
申请公布号 US8552552(B2) 申请公布日期 2013.10.08
申请号 US20080239810 申请日期 2008.09.28
申请人 SUZUKI SHINYA;RENESAS ELECTRONICS CORPORATION 发明人 SUZUKI SHINYA
分类号 H01L23/485;H01L23/528 主分类号 H01L23/485
代理机构 代理人
主权项
地址