发明名称 GENERATING CLOCK SIGNALS FOR A CYCLE ACCURATE, CYCLE REPRODUCIBLE FPGA BASED HARDWARE ACCELERATOR
摘要 <p>A method, system and computer program product are disclosed for generating clock signals for a cycle accurate FPGA based hardware accelerator used to simulate operations of a device-under-test (DUT). In one embodiment, the DUT includes multiple device clocks generating multiple device clock signals at multiple frequencies and at a defined frequency ratio; and the FPG hardware accelerator includes multiple accelerator clocks generating multiple accelerator clock signals to operate the FPGA hardware accelerator to simulate the operations of the DUT. In one embodiment, operations of the DUT are mapped to the FPGA hardware accelerator, and the accelerator clock signals are generated at multiple frequencies and at the defined frequency ratio of the frequencies of the multiple device clocks, to maintain cycle accuracy between the DUT and the FPGA hardware accelerator. In an embodiment, the FPGA hardware accelerator may be used to control the frequencies of the multiple device clocks.</p>
申请公布号 WO2013148409(A1) 申请公布日期 2013.10.03
申请号 WO2013US32903 申请日期 2013.03.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ASAAD, SAMEH W.;KAPUR, MOHIT
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址