发明名称 Decode logic driving segmented scan cells with clocks and enables
摘要 Scan architectures are commonly used to test digital circuitry in integrated circuits. The present invention describes a method of adapting conventional scan architectures into a low power scan architecture. The low power scan architecture maintains the test time of conventional scan architectures, while requiring significantly less operational power than conventional scan architectures. The low power scan architecture is advantageous to IC/die manufacturers since it allows a larger number of circuits (such as DSP or CPU core circuits) embedded in an IC/die to be tested in parallel without consuming too much power within the IC/die. Since the low power scan architecture reduces test power consumption, it is possible to simultaneously test more die on a wafer than previously possible using conventional scan architectures. This allows wafer test times to be reduced which reduces the manufacturing cost of each die on the wafer.
申请公布号 US8539294(B2) 申请公布日期 2013.09.17
申请号 US201213657082 申请日期 2012.10.22
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SAXENA JAYASHREE;WHETSEL LEE D.
分类号 G01R31/28;G01R31/317;G01R31/3185 主分类号 G01R31/28
代理机构 代理人
主权项
地址