发明名称 Automatic asynchronous signal pipelining
摘要 An electronic design automation (EDA) tool alters a user's netlist to provide timing success for distribution of asynchronous signals. Distribution networks are used with the addition of pipeline registers before and/or after the distribution buffer. Or, a tree of pipeline registers is inserted between the asynchronous source and the destination registers. Or, any number of distribution networks are stitched together and pipeline stages may be inserted before and/or after each distribution buffer. Or, beneficial skew is utilized by introducing a delay component that skews a clock signal. The skewed clock signal drives a pipeline register that is inserted before a distribution buffer in order to improve timing margin. Any of various compilation techniques may be used within the EDA tool to solve the problem of distributing high-speed, high-fanout asynchronous signals. The technique has utility for high-performance FPGAs and structured ASIC families, as well as for low-cost FPGAs and other types of logic devices.
申请公布号 US8539414(B1) 申请公布日期 2013.09.17
申请号 US20100651982 申请日期 2010.01.04
申请人 BOURGEAULT MARK;FUNG RYAN;LEWIS DAVID;ALTERA CORPORATION 发明人 BOURGEAULT MARK;FUNG RYAN;LEWIS DAVID
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址