发明名称 MOS device with substrate potential elevation for ESD protection
摘要 An integrated circuit (25) formed at a semiconducting surface of a substrate including a common p-layer (38) includes functional circuitry (24) formed on the p-layer (38) including a plurality of terminals (IN, OUT, I/O) coupled to the functional circuitry (24). At least one ESD protection cell (30; in more detail 200) is connected to at least one of the plurality of terminals of the functional circuitry (24). The protection cell includes at least a first Nwell (37) formed in the p-layer (38), a p-doped diffusion (36) within the first Nwell (37) to form at least one Nwell diode comprising an anode (37) and a cathode (36). An NMOS transistor 200 is formed in or on the p-layer (38) comprising a n+ source (43), n+ drain (44) and a channel region comprising a p-region (41) between the source and drain, and a gate electrode (45) on a gate dielectric (46) on the channel region. The terminal of the functional circuit (24, PAD) is coupled to the cathode (36) of the Nwell diode, and the anode (37) of the Nwell diode is connected in series with a path from the drain (44) to the source (43) of the NMOS transistor (200).
申请公布号 US8530301(B2) 申请公布日期 2013.09.10
申请号 US20100951255 申请日期 2010.11.22
申请人 BOSELLI GIANLUCA;DUVVURY CHARVAKA;TEXAS INSTRUMENTS INCORPORATED 发明人 BOSELLI GIANLUCA;DUVVURY CHARVAKA
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址