发明名称 Recursive Hierarchical Static Timing Analysis
摘要 A method for recursive hierarchical static timing analysis. The method includes accessing a lower-level netlist representing a lower-level block of a circuit design to be realized in physical form, and accessing constraints for the lower-level block. Static timing analysis is performed on the lower-level block. The method includes accessing an upper-level netlist representing an upper-level block of the circuit design to be realized in physical form, and accessing constraints for the upper-level block. Static timing analysis is performed on the upper-level block while incorporating results from the static timing analysis on the lower-level block. Subsequently, recursive static timing analysis is performed on the lower-level block and the upper-level block, wherein results from static timing analysis on the upper-level block are feedback for updating the constraints for the lower-level block, and wherein results from static timing analysis on the lower-level block are feedback for updating the constraints for the upper-level block.
申请公布号 US2013227507(A1) 申请公布日期 2013.08.29
申请号 US201313858550 申请日期 2013.04.08
申请人 SYNOPSYS, INC.;SYNOPSYS, INC. 发明人 DARTU FLORENTIN;FORTNER PATRICK D.;KUCUKCAKAR KAYHAN;WU QIUYANG
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址