发明名称 Semiconductor device
摘要 Provided is a semiconductor device which is capable of preventing an increase in power consumption of an SGT, i.e., a three-dimensional semiconductor transistor, due to an increase in off-leak current. The semiconductor device comprises: a first-conductive type first silicon pillar: a first dielectric surrounding a side surface of the first silicon pillar; a gate surrounding the dielectric; a second silicon pillar provided underneath the first silicon pillar; and a third silicon pillar provided on a top of the first silicon pillar. The second silicon pillar has a second-conductive type high-concentration impurity region formed in a surface thereof except at least a part of a contact surface region with the first silicon pillar, and a first-conductive type impurity region formed therein and surrounded by the second-conductive type high-concentration impurity region. The third silicon pillar has a second-conductive type high-concentration impurity region formed in a surface thereof except at least a part of a contact surface region with the first silicon pillar, and a first-conductive type impurity region formed therein and surrounded by the second-conductive type high-concentration impurity region of the third silicon pillar. The first-conductive type impurity region of each of the second silicon pillar and the third silicon pillar has a length greater than that of a depletion layer extending from a base portion of the second-conductive type high-concentration impurity region of a respective one of the second silicon pillar and the third silicon pillar.
申请公布号 US8502303(B2) 申请公布日期 2013.08.06
申请号 US20100787929 申请日期 2010.05.26
申请人 MASUOKA FUJIO;KUDO TOMOHIKO;UNISANTIS ELECTRONICS SINGAPORE PTE LTD. 发明人 MASUOKA FUJIO;KUDO TOMOHIKO
分类号 H01L29/78 主分类号 H01L29/78
代理机构 代理人
主权项
地址
您可能感兴趣的专利