发明名称 Method for Selecting Natural Frequency in Resonant Clock Distribution Networks with no Inductor Overhead
摘要 An inductor architecture for resonant clock distribution networks is described. This architecture allows for the adjustment of the natural frequency of a resonant clock distribution network, so that it achieves energy-efficient operation at multiple clock frequencies. The proposed architecture exhibits no inductor overheads. Such an architecture is generally applicable to semiconductor devices with multiple clock frequencies, and high-performance and low-power clocking requirements such as microprocessors, ASICs, and SOCs. Moreover, it is applicable to the binning of semiconductor devices according to achievable performance levels.
申请公布号 US2013194018(A1) 申请公布日期 2013.08.01
申请号 US201213710362 申请日期 2012.12.10
申请人 CYCLOS SEMICONDUCTOR, INC.;CYCLOS SEMICONDUCTOR, INC. 发明人 PAPAEFTHYMIOU MARIOS C.;ISHII ALEXANDER
分类号 H03K5/05 主分类号 H03K5/05
代理机构 代理人
主权项
地址