发明名称 CHIP PACKAGE AND FABRICATION METHOD THEREOF
摘要 A chip package includes a substrate having a pad region, a device region, and a remained scribe region located at a periphery of the substrate; a signal and an EMI ground pads disposed on the pad region; a first and a second openings penetrating into the substrate to expose the signal and the EMI ground pads, respectively; a first and a second conducting layers located in the first and the second openings and electrically connecting the signal and the EMI ground pads, respectively, wherein the first conducting layer and the signal pad are separated from a periphery of the remained scribe region, and wherein a portion of the second conducting layer and/or the EMI ground pad extend(s) to a periphery of the remained scribe region; and a third conducting layer surrounding the periphery of the remained scribe region to electrically connect the second conducting layer and/or the EMI ground pad.
申请公布号 US2013196470(A1) 申请公布日期 2013.08.01
申请号 US201313802262 申请日期 2013.03.13
申请人 XINTEC INC.;XINTEC INC. 发明人 TSAI CHIA-LUN;LIU TSANG-YU;CHENG CHIA-MING
分类号 H01L21/78 主分类号 H01L21/78
代理机构 代理人
主权项
地址