发明名称 Successive approximation analog to digital converter
摘要 A SAR ADC, used for converting an analog input into an N-bit digital output in a conversion phase, includes: three comparators, each two capacitor sub-arrays, coupled to the three comparators respectively, wherein the two capacitor sub-arrays are used for sampling the analog input and providing two inputs for the corresponding comparator; and an SAR logic, coupled to the three comparators and the three capacitor arrays, for, in each conversion sub-phase, coupling two selected capacitors of each capacitor sub-array to a set of determined reference levels, coupling two capacitors, which were selected in a preceding conversion sub-phase, of each capacitor sub-array to a set of adjusted reference levels obtained based on a set of data outputted from the three comparators in a preceding conversion sub-phase, and then generating two bits of the N-bit digital output by encoding a set of data outputted from the three comparators.
申请公布号 US8493260(B2) 申请公布日期 2013.07.23
申请号 US201113240806 申请日期 2011.09.22
申请人 CHU YUAN-KAI;LIN JIN-FU;HIMAX TECHNOLOGIES LIMITED 发明人 CHU YUAN-KAI;LIN JIN-FU
分类号 H03M1/14 主分类号 H03M1/14
代理机构 代理人
主权项
地址