发明名称 Current-switching cell and digital-to-analog converter
摘要 Two D flip-flops (D-FFMA, D-FFMB) output two half-rate signals (DMR-A, DMR-B) by dividing a digital input signal (DM) into two signals and retiming them based on a clock signal (CLK) and a negative-phase clock signal (CLKB). First and second switches (SM1, SM2) are driven by the two half-rate signals (DMR-A, DMR-B). Third and fourth switches (SM3, SM4) are driven by a select signal SW and a negative-phase select signal SWB that have the same frequency as that of the clock signal (CLK) but a different phase from that of the clock signal (CLK). The current supplied from a current source (1) to a load (4) thus becomes a current signal corresponding to a conversion frequency twice the frequency of the clock signal (CLK).
申请公布号 US8493257(B2) 申请公布日期 2013.07.23
申请号 US201013145782 申请日期 2010.01.28
申请人 NAGATANI MUNEHIKO;NOSAKA HIDEYUKI;YAMANAKA SHOGO;SANO KIMIKAZU;MURATA KOICHI;NIPPON TELEGRAPH AND TELEPHONE CORPORATION 发明人 NAGATANI MUNEHIKO;NOSAKA HIDEYUKI;YAMANAKA SHOGO;SANO KIMIKAZU;MURATA KOICHI
分类号 H03M1/66 主分类号 H03M1/66
代理机构 代理人
主权项
地址