发明名称 Level shift circuit
摘要 A level shift circuit of the invention includes a CMOS inverter circuit that receives an input pulse signal having a crest value of a first potential, a latch circuit that operates on a power supply of a second potential which is higher than the first potential, and a power supply circuit that supplies a power supply of not less than the first potential and less than the second potential to the CMOS inverter circuit. The latch circuit has one end thereof connected to an output end of the CMOS inverter circuit and outputs from the other end thereof an output pulse signal having a crest value of the second potential and a same phase as the input pulse signal. The power supply circuit functions to limit the power supply when the input pulse signal assumes at least the ground level.
申请公布号 US8493125(B2) 申请公布日期 2013.07.23
申请号 US201113012328 申请日期 2011.01.24
申请人 KIKUCHI KAZUTAKA;RENESAS ELECTRONICS CORPORATION 发明人 KIKUCHI KAZUTAKA
分类号 H03L5/00 主分类号 H03L5/00
代理机构 代理人
主权项
地址