发明名称 |
Methods and apparatus to reduce layout based strain variations in non-planar transistor structures |
摘要 |
The present disclosure relates to the field of fabricating microelectronic devices. In at least one embodiment, the present disclosure relates to forming isolation structures in strained semiconductor bodies of non-planar transistors while maintaining strain in the semiconductor bodies.
|
申请公布号 |
US8487348(B2) |
申请公布日期 |
2013.07.16 |
申请号 |
US201213588416 |
申请日期 |
2012.08.17 |
申请人 |
CEA STEPHEN M.;GILES MARTIN D.;KUHN KELIN;KAVALIEROS JACK T.;KUHN MARKUS;INTEL CORPORATION |
发明人 |
CEA STEPHEN M.;GILES MARTIN D.;KUHN KELIN;KAVALIEROS JACK T.;KUHN MARKUS |
分类号 |
H01L29/76 |
主分类号 |
H01L29/76 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|