发明名称 Hardware WCK2CK training engine using meta-EDC sweeping and adjustably accurate voting algorithm for clock phase detection
摘要 One embodiment of the present invention sets forth a technique for performing high-performance clock training. One clock training sweep operation is performed to determine phase relationships for two write clocks with respect to a command clock. The phase relationships are generated to satisfy timing requirements for two different client devices, such as GDDR5 DRAM components. A second clock training sweep operation is performed to better align local clocks operating on the client devices. A voting tally is maintained during the second clock training sweep to record phase agreement at each step in the clock training sweep. The voting tally then determines whether one of the local clocks should be inverted to better align the two local clocks.
申请公布号 US8489911(B1) 申请公布日期 2013.07.16
申请号 US20090650281 申请日期 2009.12.30
申请人 HILL ERIC LYELL;NEWCOMB RUSSELL R.;YU SHU-YI;NVIDIA CORPORATION 发明人 HILL ERIC LYELL;NEWCOMB RUSSELL R.;YU SHU-YI
分类号 G06F1/12;G06F1/10 主分类号 G06F1/12
代理机构 代理人
主权项
地址