发明名称 Charge Cycling By Equalizing and Regulating the Source, Well, and Bit Line Levels During Write Operations for NAND Flash Memory: Verify to Program Transition
摘要 In non-volatile memory devices, a write typically consists of an alternating set of pulse and verify operations. At the end of a pulse, the device must be biased properly for an accurate verify, after which the device is re-biased for the next pulse. The intervals between the pulse and verify phases are considered. For the interval after a pulse, but before establishing the verify conditions, the source, bit line, and, optionally, the well levels can be equalized and then regulated at a desired DC level. After a verify phase, but before applying the biasing the memory for the next pulse, the source and bit line levels can be equalized to a DC level.
申请公布号 US2013176777(A1) 申请公布日期 2013.07.11
申请号 US201213570779 申请日期 2012.08.09
申请人 NGUYEN HAO THAI;LEE JUAN CARLOS;LEE SEUNGPIL;PARK JONGMIN;MUI MAN LUNG 发明人 NGUYEN HAO THAI;LEE JUAN CARLOS;LEE SEUNGPIL;PARK JONGMIN;MUI MAN LUNG
分类号 G11C16/12;G11C16/04 主分类号 G11C16/12
代理机构 代理人
主权项
地址