发明名称 CHIP PACKAGE STRUCTURE
摘要 A first back surface of a first chip faces toward a carrier. A first active surface of the first chip has first pads and a first insulting layer thereon. A second chip is disposed on the first chip and electrically connected to the carrier. A second active surface of the second chip faces toward the first active surface. The second active surface has second pads and a second insulting layer thereon. Bumps connect the first and second pads. First and second daisy chain circuits are respectively disposed on the first and second insulting layers. Hetero thermoelectric device pairs are disposed between the first and second chips and connected in series by the first and second daisy chain circuits, and constitute a circuit with an external device. First and second heat sinks are respectively disposed on a second surface of the carrier and a second back surface of the second chip.
申请公布号 US2013168798(A1) 申请公布日期 2013.07.04
申请号 US201213727599 申请日期 2012.12.27
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE;INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 CHANG JING-YAO;CHANG TAO-CHIH;HUANG YU-WEI;LIN YU-MIN;HUANG SHIN-YI
分类号 H01L25/16 主分类号 H01L25/16
代理机构 代理人
主权项
地址