发明名称 ULTRA LOW POWER MEMORY CELL WITH A SUPPLY FEEDBACK LOOP CONFIGURED FOR MINIMAL LEAKAGE OPERATION
摘要 A memory cell with an internal supply feedback loop is provided herein. The memory cell includes a latch having two storage nodes Q and QB, and a supply node. A gating device couples the supply node of the latch to the supply voltage. The gating device is controlled by a feedback loop coming from storage node QB. Due to the aforementioned asymmetric topology, the writing of logic "1" and the writing of logic "0" are carried out differently. Contrary to standard SRAM cells, in the hold states, only the QB storage node presents a valid value of stored data. The feedback loop cuts off the supply voltage for the latch such that the latch is no longer an inverting latch. By cutting off the supply voltage at the stable hold states, while maintaining readability of the memory cell, leakage currents associated with the hold states are eliminated altogether.
申请公布号 US2013170310(A1) 申请公布日期 2013.07.04
申请号 US201313777085 申请日期 2013.02.26
申请人 RESEARCH AND DEVELOPMENT AUTHORITY BEN-GURION UNIVERSITY OF THE NEGEV;BEN-GURION UNIVERSITY OF THE NEGEV RESEARCH AND DEVELOPMENT AUTHORITY 发明人 TEMAN ADAM;PERGAMENT LIDOR;COHEN OMER;FISH ALEXANDER
分类号 G11C5/14 主分类号 G11C5/14
代理机构 代理人
主权项
地址