发明名称 Structure for window comparator circuit for clock data recovery from bipolar RZ data
摘要 A clock-data recovery doubler circuit for digitally encoded communications signals is provided. A window comparator includes two thresholds. A clock output is created by the window comparator and also used internally as feedback. Based on the clock output, the window comparator circuit collapses the thresholds while sampling input Bipolar return to zero data.
申请公布号 US8477896(B2) 申请公布日期 2013.07.02
申请号 US20110985032 申请日期 2011.01.05
申请人 JINAGAR SANTOSHKUMAR;KHARE ANIMESH;LAKSHMIPATHY RAVI;RANE NARENDRA K.;SHUKLA UMESH;VANAMA PRADEEP K.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JINAGAR SANTOSHKUMAR;KHARE ANIMESH;LAKSHMIPATHY RAVI;RANE NARENDRA K.;SHUKLA UMESH;VANAMA PRADEEP K.
分类号 H04L7/02 主分类号 H04L7/02
代理机构 代理人
主权项
地址