发明名称 VECTOR SIMD PROCESSOR
摘要 Operation parallelism of a data processor is enhanced by floating-point inner product execution units compatible with single instruction multiple data (SIMD). An operating system that can significantly enhance the level of operation parallelism per instruction while maintaining efficiency of floating-point length-4 vector inner product execution units is implemented. The floating-point length-4 vector inner product execution units are defined in the minimum width (32 bits for single precision) even where an extensive operating system becomes available, and compose the inner product execution units to be compatible with SIMD. The mutually augmenting effects of the inner product execution units and SIMD-compatible composition enhances the level of operation parallelism dramatically. Composition of the floating-point length-4 vector inner product execution units to calculate the sum of the inner product of length-4 vectors and scalar to be compatible with SIMD of four in parallel results in a processing capability of 32 FLOPS per cycle.
申请公布号 US2013166878(A1) 申请公布日期 2013.06.27
申请号 US201213688198 申请日期 2012.11.28
申请人 RENESAS ELECTRONICS CORPORATION;RENESAS ELECTRONICS CORPORATION 发明人 ARAKAWA FUMIO;YAMADA TETSUYA
分类号 G06F9/38;G06F15/80;G06F7/00;G06F7/544;G06F15/16;G06F17/10;G06F17/16 主分类号 G06F9/38
代理机构 代理人
主权项
地址