发明名称 Semiconductor integrated circuit including transistor having diffusion layer formed at outside of element isolation region for preventing soft error
摘要 A semiconductor integrated circuit device includes a gate electrode of at least one of a P-channel MISFET (metal-insulator-semiconductor field-effect transistor) and an N-channel MISFET provided in a direction parallel to a direction of a well isolation boundary phase between the P-channel MISFET and the N-channel MISFET, a first diffusion layer having a same conductivity type as that of a drain diffusion layer of one of a plurality of ones of the MISFET provided in two regions with a drain diffusion layer of the MISFET therebetween through an isolation respectively in a direction orthogonal to the gate electrode, and a second diffusion layer having a conductivity type different from that of the drain diffusion layer of the one of the plurality of ones of the MISFET provided between the well isolation boundary phase and one of a source diffusion layer and the drain diffusion layer.
申请公布号 US8471336(B2) 申请公布日期 2013.06.25
申请号 US201213437311 申请日期 2012.04.02
申请人 FURUTA HIROSHI;UCHIDA SHOUZOU;MATSUSHIGE MUNEAKI;MONDEN JUNJI;RENESAS ELECTRONICS CORPORATION 发明人 FURUTA HIROSHI;UCHIDA SHOUZOU;MATSUSHIGE MUNEAKI;MONDEN JUNJI
分类号 H01L29/76 主分类号 H01L29/76
代理机构 代理人
主权项
地址