发明名称 Implementation of Negation in a Multiplication Operation Without Post-Incrementation
摘要 A multiplier circuit for generating a product of at least first and second multiplicands includes encoding circuitry comprising a plurality of encoders. Each of the encoders is operative to receive at least a subset of bits of the first multiplicand and to generate a partial product corresponding to the subset of bits of the first multiplicand. The encoding circuitry is further operative to incorporate a negation of the product as a function of at least a first control signal supplied to the multiplier circuit. The multiplier circuit further includes summation circuitry coupled with the encoding circuitry. The summation circuitry is operative to sum each of the partial products generated by the encoding circuitry to thereby generate the product without performing post-incrementation.
申请公布号 US2013159367(A1) 申请公布日期 2013.06.20
申请号 US201113330436 申请日期 2011.12.19
申请人 DUBROVIN LEONID;RABINOVITCH ALEXANDER;LSI CORPORATION 发明人 DUBROVIN LEONID;RABINOVITCH ALEXANDER
分类号 G06F7/52;G06F5/01 主分类号 G06F7/52
代理机构 代理人
主权项
地址