发明名称 FAST-BYPASS MEMORY CIRCUIT
摘要 A memory circuit in which a level of a first data input appears promptly at an output in response to a clock pulse received. The circuit includes a flip-flop triggered by the clock pulse and configured to receive the first data input and drive a second data input. The circuit also includes a first control input driven by the clock pulse, a second control input driven by the flip-flop and selection logic configured to receive the first and second data inputs and the first and second control inputs. The selection logic is configured to drive the output of the memory circuit to the level of the first data input or of the second data input depending on the first and second control inputs.
申请公布号 US2013155781(A1) 申请公布日期 2013.06.20
申请号 US201113327693 申请日期 2011.12.15
申请人 KOTTAPALLI VENKATA;PITKETHLY SCOTT;KLINGNER CHRISTIAN;GERLACH MATTHEW;NVIDIA CORPORATION 发明人 KOTTAPALLI VENKATA;PITKETHLY SCOTT;KLINGNER CHRISTIAN;GERLACH MATTHEW
分类号 G11C7/10 主分类号 G11C7/10
代理机构 代理人
主权项
地址