发明名称 Data security for dynamic random access memory using body bias to clear data at power-up
摘要 A circuit and method erase at power-up all data stored in a DRAM chip for increased data security. All the DRAM memory cells are erased by turning on the transistors for the DRAM storage cells simultaneously by increasing the body voltage of cells. In the example circuit, the body voltage is increased by a charge pump controlled by a power-on-reset (POR) signal applying a voltage to the p-well of the memory cells. The added voltage to the p-well lowers the threshold voltage of the cell, such that the NFET transistor of the memory cell will turn on. With all the devices turned on, the data stored in the memory cells is erased as the voltage of all the cells connected to a common bitline coalesce to a single value.
申请公布号 US8467230(B2) 申请公布日期 2013.06.18
申请号 US20100898924 申请日期 2010.10.06
申请人 BEHRENDS DERICK GARDNER;CHRISTENSEN TODD ALAN;HEBIG TRAVIS REYNOLD;LAUNSBACH MICHAEL;NELSON DANIEL MARK;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BEHRENDS DERICK GARDNER;CHRISTENSEN TODD ALAN;HEBIG TRAVIS REYNOLD;LAUNSBACH MICHAEL;NELSON DANIEL MARK
分类号 G11C11/24 主分类号 G11C11/24
代理机构 代理人
主权项
地址