发明名称 3-level pulse width modulation inverter with snubber circuit
摘要 The present invention relates to a circuit arrangement which comprises at least one 3-level pulse width modulation inverter with a snubber circuit. The snubber circuit is formed by at least one coil (L), two capacitors (Cu, Co) and a series connection comprising four diodes (Dh1-Dh4) poled in the same direction, whereof the two outer diodes (Dh1, Dh4) are in each case directly connected to the input terminals (1, 3) for the positive and the negative pole of the input voltage. The electrical connection between the two inner diodes (Dh2, Dh3) is connected on the one hand via the coil (L) to the input terminal (2) for the center tap of the input voltage and on the other hand to the middle bridge branch of the pulse width modulation inverter. In one embodiment, the two capacitors (Cu, Co) are in each case connected with one terminal to the electrical connection between one of the inner diodes (Dh2, Dh3) and one of the outer diodes (Dh1, Dh4) and with the other terminal directly to the output terminal (4). With the proposed circuit, switching losses are completely avoided as a matter of principle with a simple and low-cost design.
申请公布号 US8462524(B2) 申请公布日期 2013.06.11
申请号 US201013579364 申请日期 2010.12.21
申请人 GEKELER MANFRED W.;HOCHSCHULE KONSTANZ 发明人 GEKELER MANFRED W.
分类号 H02H7/122;H02M1/06;H02M7/515;H02M7/521 主分类号 H02H7/122
代理机构 代理人
主权项
地址